## M) MOTOROLA

# Advance Information Dual High-Side Switch

The MC33143 is a dual high-side switch designed for solenoid control in harsh automotive applications, but is well suited for other environments. The device can also be used to control small motors and relays as well as solenoids. The MC33143 incorporates SMARTMOS™ technology, with CMOS logic, bipolar/MOS analog circuitry, and DMOS power outputs. An internal charge pump is incorporated for efficient gate enhancement of the internal high-side power output devices. The outputs are designed to provide current to low impedance solenoids. The MC33143 provides individual output fault status reporting along with internal Overcurrent and Over Temperature protection. The device also has Overvoltage protection, with automatic recovery, which "globally" disables both outputs for the duration of an Overvoltage condition. Each output has individual Overcurrent and Over Temperature shutdown with automatic retry recovery. Outputs are enabled with a CMOS logic high signal applied to an input to providing true logic control. The outputs, when turned on, provide full supply (battery) voltage across the solenoid coil.

The MC33143 is packaged in an economical 24 pin surface mount power package and specified over an operating voltage of 5.5 V  $\leq$  V<sub>Pwr</sub> < 26 V for  $-40^{\circ}C \leq T_{A} \leq 125^{\circ}C$ .

- Designed to Operate Over Wide Supply Voltages of 5.5 V to 26 V
- Dual High–Side Outputs Clamped to –10 V for Driving Inductive Loads
- Internal Charge Pump for Enhanced Gate Drive
- Interfaces Directly to a Microcontroller with Parallel Input Control
- Outputs Current Limited to 3.0 A to 6.0 A for Driving Incandescent Loads
- Chip Enable "Sleep Mode" for Power Conservation
- Individual Output Status Reporting
- Fault Interrupt Output for System Interrupt Use
- Output ON or OFF Open Load Detection
- Overvoltage Detection and Shutdown
- Output Over Temperature Detection and Shutdown with Automatic Retry
- Sustained Current Limit or Immediate Overcurrent Shutdown Output Modes
- Output Short to Ground Detection and Shutdown with Automatic Retry
- Output Short to V<sub>Pwr</sub> Detection

SMARTMOS is a trademark of Motorola, Inc.





MC33143

#### **ORDERING INFORMATION**

(Top View)

| Device    | Operating<br>Temperature Range | Package |
|-----------|--------------------------------|---------|
| MC33143DW | $T_A = -40^\circ$ to +125°C    | SOP-24L |

© Motorola, Inc. 1996

#### This document contains information on a new product. Specifications and information herein

are subject to change without notice. SUNSTAR目动化 http://www.sensor-ic.com/ TEL: 0755-83376489 FAX:0755-83376182 E-MAIL:szss20@163.com

#### MC33143



NOTE: Pins 5, 6, 7, 8, 17, 18, 19 and 20 should all be grounded so as to provide electrical as well as thermal heatsinking of the device.

| Rating                                                                                                                            | Symbol                                 | Value                      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------|------|
| Power Supply Voltage<br>Steady State Continuous Operation<br>Negative Transient (Note 1)<br>Positive Load Dump Transient (Note 2) | VPwr                                   | 26<br>-1.5<br>60           | V    |
| Logic Supply Voltage Range                                                                                                        | V <sub>DD</sub>                        | -0.3 to 7.0                | V    |
| Logic Supply Current                                                                                                              | IDD                                    | 5.0                        | mA   |
| Input Voltage (Note 3)                                                                                                            | V <sub>in</sub>                        | -0.3 to 7.0                | V    |
| Output Clamp Voltage<br>$I_O = -20 \text{ mA}$<br>$I_O = -200 \text{ mA}$                                                         | VClamp                                 | -3.0 to -20<br>-5.5 to -20 | V    |
| Output Current Limit (Note 4)                                                                                                     | I <sub>O(Lim)</sub>                    | -3.0 to -6.0               | А    |
| Output Clamp Energy ( $I_O = -1.0 \text{ A}$ )<br>T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 125°C                                 | EClamp                                 | 300<br>100                 | mJ   |
| ESD (Minimum)<br>Human Body Model (Note 5)<br>Machine Model (Note 6)                                                              | HBM<br>MM                              | 2000<br>200                | V    |
| Power Dissipation ( $T_A = 25^{\circ}C$ ) (Note 7)                                                                                | PD                                     | 4.2                        | W    |
| Operating Temperature (Note 8)                                                                                                    | Т <sub>А</sub>                         | -40 to +125                | °C   |
| Operating Junction Temperature                                                                                                    | Тј                                     | -40 to +150                | °C   |
| Storage Temperature                                                                                                               | T <sub>stg</sub>                       | -55 to +150                | °C   |
| Soldering Temperature (for 10 Seconds)                                                                                            | T <sub>solder</sub>                    | 270                        | °C   |
| Thermal Resistance<br>Junction-to-Lead<br>Junction-to-Ambient                                                                     | R <sub>θ</sub> JL<br>R <sub>θ</sub> JA | 15<br>30                   | °C/W |

#### **MAXIMUM RATINGS** (All voltages are with respect to ground, unless otherwise noted.)

- **NOTES:** 1. Negative transient survival capability for 100 ms time duration.
  - Positive transient survival capability with typical automotive load dump condition; 400 ms time constant decay.
  - 3. All input pins (IN1–2, CEN and SFPD).
  - 4. Each output has independent current limiting.
  - 5. Performed in accordance to HBM;  $C_{Zap}$  = 100 pF,  $R_{Zap}$  = 1500  $\Omega$ .
  - 6. Performed in accordance to MM;  $C_{Zap} = 100 \text{ pF}, R_{Zap} = 0 \Omega.$
  - 7. Derate Power Dissipation 33 mW/°C for temperatures above 25°C.
  - 8. Ambient temperature is given as a practical reference; Maximum junction temperature is the limiting factor.
  - 9. ESD data available upon request.

#### **MC33143** SUNSTAR传感与控制 http://www.sensor-ic.com/ TEL:0755-83376549 FAX:0755-83376182 E-MAIL:szss20@163.com

**DC ELECTRICAL CHARACTERISTICS** (Characteristics noted under conditions 9.0 V  $\leq$  V<sub>Pwr</sub>  $\leq$  17 V, 4.5 V  $\leq$  V<sub>DD</sub> 5.5 V, -40°C  $\leq$  T<sub>L</sub>  $\leq$  125°C, unless otherwise noted, typical values represent approximate mean at T<sub>L</sub> = 25°C.)

| Characteristic                                                                                                                                                                                                                                                                                          | Symbol                           | Min           | Тур               | Max               | Unit           |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------|-------------------|-------------------|----------------|--|
| POWER INPUT                                                                                                                                                                                                                                                                                             |                                  |               |                   |                   |                |  |
| Supply Voltage Range (Operational)                                                                                                                                                                                                                                                                      | V <sub>Pwr</sub>                 | 9.0           | -                 | 17                | V              |  |
| Supply Current (Note 1)<br>Both Outputs ON<br>(CEN = IN1 = IN2 = $0.7 \times V_{DD}$ , $I_{O1} = I_{O2} = -1.0 \text{ A}$ )<br>Standby (CEN = $0.7 \times V_{DD}$ , IN1 = IN2 = $0.3 \times V_{DD}$ , $R_L = 12 \Omega$ )<br>"Sleep State" (CEN = IN1 = IN2 = $0.3 \times V_{DD}$ , $R_L = 12 \Omega$ ) | IPwr<br>IPwr(sby)<br>IPwr(sleep) | 0.1<br>_<br>_ | 4.2<br>3.9<br>0.2 | 7.0<br>7.0<br>300 | mA<br>mA<br>μA |  |
| Logic Supply Voltage Range                                                                                                                                                                                                                                                                              | V <sub>DD</sub>                  | 4.5           | -                 | 5.5               | V              |  |
| Logic Supply Current<br>Both Outputs ON (IN1 = IN2 = $0.7 \times V_{DD}$ , $I_{O1} = I_{O2} = -1.0 \text{ A}$ )                                                                                                                                                                                         | IDD                              | -             | 0.43              | 5.0               | mA             |  |
| Overvoltage Shutdown (Note 2)                                                                                                                                                                                                                                                                           | VPwr(ovsd)                       | 30            | 33.2              | 38                | V              |  |
| Overvoltage Shutdown Hysteresis                                                                                                                                                                                                                                                                         | VPwr(hys)                        | 0.3           | 0.5               | 1.5               | V              |  |

NOTES: 1. Supply current when both outputs are ON and during standby are measured in the Ground pin while during "sleep state" is measured in the V<sub>Pwr</sub> pin. 2. Overvoltage Shutdown causes enabled outputs to be forced OFF; Overvoltage fault is immediately reported.

## **DC ELECTRICAL CHARACTERISTICS** (Characteristics noted under conditions $9.0 \text{ V} \le \text{V}_{PWr} \le 17 \text{ V}$ , $4.5 \text{ V} \le \text{V}_{DD} 5.5 \text{ V}$ , $-40^{\circ}\text{C} \le \text{T}_{I} \le 125^{\circ}\text{C}$ , unless otherwise noted, typical values represent approximate mean at $\text{T}_{I} = 25^{\circ}\text{C}$ .)

| Characteristic                                                                                                                                               | Symbol                | Min          | Тур                 | Max                 | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|---------------------|---------------------|------|
| POWER OUTPUT                                                                                                                                                 |                       |              | 1                   |                     |      |
| Drain-to-Source ON Resistance (Note 1)<br>( $T_J = 25^{\circ}C$ , CEN = IN1 = IN2 = 0.7 x V <sub>DD</sub> )                                                  | R <sub>DS(on)</sub>   |              |                     |                     | Ω    |
| $I_{O} = -0.5 \text{ A. } V_{PWr} = 5.5 \text{ V}$<br>$I_{O} = -1.0 \text{ A. } V_{PWr} = 14 \text{ V}$<br>$I_{O} = -2.0 \text{ A. } V_{PWr} = 24 \text{ V}$ |                       |              | 0.2<br>0.14<br>0.14 | 0.5<br>0.2<br>0.2   |      |
| Drain-to-Source ON Resistance (Note 1)<br>( $T_J = 125^{\circ}C$ , CEN = IN1 = IN2 = 0.7 x V <sub>DD</sub> )                                                 | R <sub>DS(on)</sub>   |              |                     |                     | Ω    |
| $I_{O} = -0.5 \text{ A. } V_{PWr} = 5.5 \text{ V}$<br>$I_{O} = -1.0 \text{ A. } V_{PWr} = 14 \text{ V}$<br>$I_{O} = -2.0 \text{ A. } V_{PWr} = 24 \text{ V}$ |                       |              |                     | 1.0<br>0.38<br>0.38 |      |
| Output Self–Limiting Current (Note 2)<br>(CEN = IN1 = IN2 = SFPD = $0.7 \times V_{DD}$ , R <sub>L</sub> = $0 \Omega$ )                                       | lO(Lim)               | -3.0         | -4.1                | -6.0                | A    |
| Output OFF Leakage Current<br>(CEN = 0.7 x V <sub>DD</sub> , IN1 = IN2 = 0.3 x V <sub>DD</sub> )                                                             | lO(Lkg)               | -5.0         | -45                 | -150                | μΑ   |
| Output OFF Open Load Sense Current<br>(CEN = 0.7 x V <sub>DD</sub> , IN1 = IN2 = 0.3 x V <sub>DD</sub> )                                                     | lO(Sense)             | -5.0         | -45                 | -150                | μΑ   |
| Output ON Open Load Detection Current (Note 3)<br>(CEN = $IN1 = IN2 = 0.7 \times V_{DD}$ )                                                                   | l <sub>O(On)</sub>    |              |                     |                     | mA   |
| $T_{L} = -40^{\circ}C$ $T_{L} = 125^{\circ}C$                                                                                                                |                       | -2.0<br>-2.0 | -145<br>-181        | -200<br>-200        |      |
| Output Clamp Voltage (Note 4)<br>(CEN = 0.7 x V <sub>DD</sub> , IN1 = IN2 = 0.3 x V <sub>DD</sub> )                                                          | VClamp                |              |                     |                     | V    |
| $I_{O} = -20 \text{ mA}$<br>$I_{O} = -200 \text{ mA}$                                                                                                        |                       | -9.0<br>-9.0 | -13.2<br>-13.5      | -20<br>-20          |      |
| Over Temperature Shutdown Range (Note 5)<br>(CEN = IN1 = IN2 = SFPD = 0.7 x V <sub>DD</sub> )                                                                | T <sub>Lim</sub>      | 155          | -                   | 185                 | °C   |
| Over Temperature Shutdown Hysteresis (Note 6)                                                                                                                | T <sub>Lim(hys)</sub> | -            | -                   | 15                  | °C   |

**NOTES:** 1. R<sub>DS(on)</sub> applies to OUT1, OUT2 and is independent of output current.

2. Applies to each output; each output has independent self–limiting source current feature; Over Current and Short–to–Ground defined as condition when output source current exceeds I<sub>O(Lim)</sub>; Device ignores Over Current and Short–to–Ground faults from 0 to t<sub>SS</sub>.

3. Applies to each output; tested for by ramping I<sub>O</sub> from 0 until STAT  $\leq$  0.7 x V<sub>DD</sub>; defined as the condition when I<sub>O</sub> is outside of I<sub>O(on)</sub> current window.

4. Applies to each output; each output has independent dynamic output voltage clamping feature.

5. Applies to each output; each output has independent thermal shutdown; parameter is measured by ramping temperature until enabled output is disabled; parameter is established by design but is not production tested; thermal fault is immediately reported.

6. Parameter is established by design but is not production tested.

. . . .

| DC ELECTRICAL CHARACTERISTICS (Characteristics noted under conditions 9.0 V $\leq$ V <sub>Pwr</sub> $\leq$ 17 V, 4.5 V $\leq$ V <sub>DD</sub> 5.5 | V, |
|---------------------------------------------------------------------------------------------------------------------------------------------------|----|
| $-40^{\circ}C \le T_{L} \le 125^{\circ}C$ , unless otherwise noted, typical values represent approximate mean at $T_{L} = 25^{\circ}C$ .)         |    |

| Characteristic                                                                              | Symbol                               | Min      | Тур          | Max      | Unit            |
|---------------------------------------------------------------------------------------------|--------------------------------------|----------|--------------|----------|-----------------|
| CONTROL INTERFACE                                                                           |                                      |          |              |          |                 |
| Input Control<br>Logic High ( $I_O = -0.1 A$ ) (Note 1)<br>Logic Low ( $I_O = 0$ ) (Note 2) | VIH<br>VIL                           | 0.7      | 0.56<br>0.52 | _<br>0.3 | V <sub>DD</sub> |
| Input Logic Voltage Hysteresis (VIH – VIL)                                                  | V <sub>hys</sub>                     | 50       | 250          | 500      | mV              |
| Input Pull–Down Current (0.3 x $V_{DD} \le V_{in} < 0.7 \text{ x } V_{DD}$ ) (Note 3)       | l <sub>in(pd)</sub>                  | 20       | 44           | 100      | μA              |
| Chip–Enable Threshold<br>Logic Low (Note 4)<br>Logic High (Note 5)                          | VCEN(IL)<br>VCEN(IH)                 | _<br>0.7 | 0.5<br>0.5   | 0.3<br>- | V <sub>DD</sub> |
| Chip–Enable Hysteresis (V <sub>CEN(IH)</sub> – V <sub>CEN(IL)</sub> )                       | VCEN(hys)                            | 50       | 150          | 500      | mV              |
| Chip–Enable Pull–Up Current (CEN = $0.7 \times V_{DD}$ )                                    | ICEN(pu)                             | -2.0     | -16.8        | -40      | μA              |
| Status Low Voltage ( $I_{in}$ = 600 µA) (Note 6)                                            | VSTAT(low)                           | -        | 0.07         | 0.2      | V <sub>DD</sub> |
| Status Pull–Up Current (Note 7)                                                             | ISTAT(pu)                            | -20      | -44          | -100     | μA              |
| Interrupt (Note 8)<br>Logic High<br>Logic Low                                               | INT <sub>h</sub><br>INT <sub>l</sub> | 0.7      |              | _<br>0.3 | V <sub>DD</sub> |

NOTES: 1. Upper logic threshold voltage applies to IN1, IN2, and SFPD and expressed in VDD units

2. Lower logic threshold voltage applies to IN1, IN2, and SFPD and expressed in  $\mathrm{V}_{DD}$  units.

3. Applies to IN1, IN2, and SFPD.

4. Initially have CEN = 0.7 x V<sub>DD</sub>, Ramp CEN down from V<sub>DD</sub> until  $I_O$  = 0 and note disabling point.

5. Initially have  $V_{in}$  = 0.7 x  $V_{DD}$ , Ramp CEN up from ground until  $I_O$  = 0.1 A and note enabling point.

6. Applies equally to STAT1-2 and INT outputs; Measured threshold voltage by applying an "open" fault to OUT1 or OUT2 while forcing 600 µA of current into STAT1-2 or INT.

7. Measured with no faults on OUT1–2,  $V_{STAT} = V_{INT} = 0.8 \times V_{DD}$ .

8. The Interrupt output has an internal active current pull-up.

### DC ELECTRICAL CHARACTERISTICS (Characteristics noted under conditions 9.0 V $\leq$ V\_{Pwr} $\leq$ 17 V, 4.5 V $\leq$ V\_{DD} 5.5 V,

 $-40^{\circ}C \le T_L \le 125^{\circ}C$ , unless otherwise noted, typical values represent approximate mean at  $T_L = 25^{\circ}C$ .)

| Characteristic                                                                                              | Symbol                               | Min        | Тур       | Max      | Unit |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------|------------|-----------|----------|------|
| OUTPUT DYNAMICS                                                                                             |                                      |            |           |          |      |
| Output Short Sense Time (Note 1)                                                                            | t <sub>SS</sub>                      | 30         | 54        | 100      | μs   |
| Output Short Refresh Time (Note 2)                                                                          | tref                                 | 3.0        | 4.1       | 6.0      | ms   |
| Output Open Sense ON Time (Note 3)                                                                          | tos(on)                              | 3.0        | 6.4       | 12       | ms   |
| Output Propagation Delay<br>Turn–On (Output Low to High) (Note 4)<br>Turn–Off (Output High to Low) (Note 5) | <sup>t</sup> dlh<br><sup>t</sup> dhl |            | 7.2<br>40 | 50<br>75 | μs   |
| Output Slew Rate<br>Output Rising (Note 6)<br>Output Falling (Note 7)                                       | SR <sub>r</sub><br>SR <sub>f</sub>   | 0.2<br>0.2 | 11<br>2.6 | 10<br>10 | V/µs |

NOTES: 1. CEN = 0.7 x VDD, SFPD = 0.3 x VDD, RL = 0, Step Vin from 0.3 x VDD to 0.7 x VDD; Sense time measured from step until STAT = 0.2 x VDD.

2. CEN = IN1 = IN2 = 0.7 x V<sub>DD</sub>, R<sub>L</sub> = 0; Refresh time measured from output disable until output is re-enabled.

3. R<sub>L</sub> = "open", Step V<sub>in</sub> from ground to 0.7 x V<sub>DD</sub>, Open sense time measured from step until V<sub>STAT</sub>  $\leq$  0.2 x V<sub>DD</sub>.

4. R<sub>L</sub> = 12  $\Omega$ , C<sub>L</sub> = 0.01  $\mu$ F, step V<sub>in</sub> from V<sub>IL</sub> to V<sub>IH</sub>; Turn–On propagation measured from V<sub>in</sub> = 0.5 x V<sub>DD</sub> until V<sub>out</sub> = 2.0 V (see Figure 2).

5. R<sub>L</sub> = 12  $\Omega$ , C<sub>L</sub> = 0.01  $\mu$ F, step V<sub>in</sub> from V<sub>IH</sub> to V<sub>IL</sub>; Turn–Off propagation measured from V<sub>out</sub> = V<sub>Pwr</sub> –3.0 V until V<sub>out</sub> = 2.0 V (see Figure 2).

6. R<sub>L</sub> = 12  $\Omega$ , C<sub>L</sub> = 0.01  $\mu$ F, step V<sub>in</sub> from V<sub>IL</sub> to V<sub>IH</sub>; Output Slew Rate measured from 2.0 V to V<sub>Pwr</sub> – 3.0 V (see Figure 2).

7. R<sub>L</sub> = 12  $\Omega$ , C<sub>L</sub> = 0.01  $\mu$ F, step V<sub>in</sub> from V<sub>IH</sub> to V<sub>IL</sub>; Output Slew Rate measured from V<sub>Pwr</sub> – 3.0 V to 2.0 V (see Figure 2).

#### Figure 2. Output Response Waveform



#### PIN FUNCTION DESCRIPTION

| Pin                              | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 12                            | IN1, IN2         | INput 1 and INput 2 (IN1 and IN2) respectively determine the state of the corresponding output drivers (OUT1 and OUT2) under normal operating conditions. When an input is high, it's corresponding output is active ON, and when low is disabled OFF. IN1 and IN2 have internal active pull–downs which allow a floating input pin to be conservatively interpreted as a logic low, turning Off the output. An unused input should be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2                                | CEN              | Chip Enable (CEN) input pin, when low, disables both outputs (OUT1 and OUT2) and places the device<br>in a "sleep mode" reducing the bias current required from $V_{DD}$ and $V_{PWr}$ . A falling edge of CEN causes<br>OUT1 and OUT2 to rapidly turn OFF. A falling edge of CEN should <u>prec</u> ede any $V_{DD}$ shutdown to allow<br>time OUT1 and OUT2 to be disabled. When CEN is low, INTerrupt (INT) and STATus 1 and 2 (STAT1–2)<br>will be tri–stated (high impedance). The CEN pin can also be used for power–on reset and under<br>voltage lockout to disable the outputs for power supply voltages less than 4.5 V. CEN is a dependent<br>input from the system microcontroller unit (MCU) or some other integrated circuit. It has an internal<br>pull–up resistor to $V_{DD}$ affording a floating pin to be interpreted as a logic high. $R_{pull–up}$ is greater than<br>50 k $\Omega$ . If used externally, this pin should be connected to $V_{DD}$ . |
| 3, 10                            | STAT1. STAT2     | The STATus pins (STAT1-2) respectively indicate the presence of faults on OUT1-2. STAT1-2 will be logic high during normal operation. A logic low will occur whenever an Open Load, Short-to-Ground, Short-to-Supply (Batt <u>ery), Ther</u> mal Limit, or Overvoltage Shutdown fault condition is experienced on a corresponding output. STAT1-2 are both active low digital drivers. A 10 k $\Omega$ resistor between STAT1-2 and the system CPU may improve a Failure Mode Evaluation Analysis (FMEA) score if STAT1-2 are externally shorted to VP <sub>Wr</sub> . If unused, this pin should be left connected.                                                                                                                                                                                                                                                                                                                                                       |
| 4, 9, 16,<br>21                  | V <sub>Pwr</sub> | These pins are connected to the supply and provide load current to the DMOS outputs, are used pumping the DMOS gates, and for Overvoltage shutdown detection of the DMOS. The DMOS outputs will turn ON with 5.5 to 24 V applied to $V_{PWr}$ . $V_{PWr}$ is limited to $-1.5$ V for a maximum duration of 250 ms. A 10 nF de–coupling cap is recommended to be used from $V_{PWr}$ to Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5, 6, 7, 8,<br>17, 18,<br>19, 20 | Gnd              | These eight pins constitute the circuits ground (Gnd) and also provide heatsinking for the DMOS output transistors. Ground continuity is required for the outputs2 to turn ON.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11                               | V <sub>DD</sub>  | This pin is to be connected to the 5.0 V logic supply of the system. A 10 nF de–coupling capacitor is recommended from $V_{DD}$ to Gnd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 13, 24                           | OUT1, OUT2       | These pins are connected internally to the DMOS output transistors which source current into the corresponding load. Each output incorporates dynamic clamping to accommodate inductive loads. In addition, each output has independent short to ground detection and protection, current limit detection and protection, thermal limit detection and protection, ON open load and or short to supply (battery) detection. Neither output will turn ON if CEN is logic low. An unused output should be connected to a 10 k $\Omega$ load to prevent false fault reporting. A 1.0 nF filter capacitor may be used from OUT to Gnd to provide dV/dt noise filtering.                                                                                                                                                                                                                                                                                                         |

MC33143 SUNSTAR传感与控制 http://www.sensor-ic.com/ TEL:0755-83376549 FAX:0755-83376182 E-MAIL:szss20@163.com

#### **PIN FUNCTION DESCRIPTION (continued)**

| Pin | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  | SFPD   | This is a Short Fault Protect Disable (SFPD) input; which when logic high disables the internal current limit timer preventing OUT1–2 from latching OFF when confronted with an overcurrent condition. The condition of SFPD does not affect fault reporting. Current and thermal limit remain active when the SFPD pin is logic high. Having the SFPD pin logic high facilitates the device to drive incandescent lamp loads with peak in–rush currents in excess of three amperes. When SFPD is logic low, an overcurrent demand will latch OFF only the output affected. The device will then automatically begin active re–enabling of the corresponding output affected for the duration of the overcurrent condition. SFPD has an internal active pull–down which affords a floating input pin condition to be conservatively interpreted as a logic low. A 10 k $\Omega$ resistor between SFPD and the system CPU may improve the FMEA score if SFPD is externally shorted to OUT2. SFPD should be connected to Gnd or V <sub>DD</sub> for the desired operating mode and not be left "floating". |
| 15  | GTST   | The Gate TeST (GTST) pin is used to stress the devices DMOS gates during testing operations. This pin should normally be connected to ground in the application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 23  | INT    | The INTerrupt pin INT is active logic low and indicates the presence of a fault on either the output. INT can be paralleled with additional fault pins and used as a system CPU interrupt to indicate the presence of a fault. The system CPU can then read STAT1–2 to determine the specific type of fault occurring. INT will be logic high during normal operation. A logic low will result if a fault occurs on either OUT1 orOUT2. INT has an internal active pull–up and requires no external pull–up resistor to be used. The INT output has sufficient current drive capability to afford paralleling of up to five INT pins. A 10 k $\Omega$ resistor between INT and the system CPU may improve the FMEA score if INT is externally shorted to OUT1. This pin should be left unconnected if the feature is not used.                                                                                                                                                                                                                                                                           |

| Device Condition                    | In          | Out         | STAT         | Output Condition                                                 | STAT Condition                                                                         |
|-------------------------------------|-------------|-------------|--------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Normal                              | Low<br>High | Low<br>High | High<br>High | Normal OFF<br>Normal ON                                          | Normal<br>Normal                                                                       |
| Output to Gnd Short                 | Low         | Low         | High         | Normal OFF                                                       | Normal                                                                                 |
|                                     | High        | High/Low    | Low          | Output in active retry mode.<br>Normal ON when short is removed. | Short fault reported. Fault clears when short is removed.                              |
| Open Load                           | Low         | High        | Low          | Normal OFF                                                       | "OFF" open fault reported. Fault clears when load is connected.                        |
|                                     | High        | High        | Low          | Normal ON                                                        | "ON" open fault reported. Fault clears when load is connected.                         |
| Output to V <sub>Pwr</sub><br>Short | Low         | High        | Low          | Normal OFF                                                       | "OFF" open fault reported. Fault clears when short is removed.                         |
|                                     | Hlgh        | High        | Low          | Normal ON                                                        | "ON" open fault reported. Fault<br>clears when short is removed.                       |
| Over Temperature                    | Low         | Low         | Low          | Normal OFF                                                       | Thermal fault reported. Fault clears with no thermal limit.                            |
|                                     | High        | Low         | Low          | Output disabled. Output Retries with no thermal limit.           | Thermal fault reported. IN low<br>and no thermal limit required to<br>clear the fault. |
| V <sub>Pwr</sub> Overvoltage        | Low         | Low         | Low          | Normal OFF                                                       | Overvoltage fault reported.<br>Fault clears with no<br>overvoltage.                    |
|                                     | High        | Low         | Low          | Output disabled. Will reset with no overvoltage.                 | Overvoltage fault reported.<br>Fault clears with no<br>overvoltage.                    |
| "Sleep"/Under<br>Voltage Mode,      | Low         | Low         | High–Z       | Output disabled.                                                 | STAT tri–stated, no faults reported.                                                   |
| CEN Low                             | High        | Low         | High–Z       | Output disabled.                                                 | STAT tri–stated, no faults reported.                                                   |

#### Figure 3. Function Table

#### General

The MC33143 is designed as an interface device; between system's electronic control unit and the actuators. It is designed to withstand several abnormal operating conditions, with the capability of reporting it's operating status back to the control unit. The MC33143 will resume normal operation after having experienced 60 V transients on the VP<sub>Wr</sub> line, output shorts to VP<sub>Wr</sub>, open loads, output shorts to ground, over current, over temperature, or overvoltage conditions. Status information is available when ever a load experiences any of the faults. In addition, the MC33143 device incorporates internal output transient clamps allowing it to control inductive loads and survive negative voltage spikes without the need of external components.

#### **Power Supply Voltage Requirements**

The MC33143 is designed to operate with 5.5 V to 26 V applied to the power supply pin (V<sub>Pwr</sub>) and 4.5 V to 5.5 V applied to the logic supply pin (V<sub>DD</sub>). If V<sub>Pwr</sub> is above the specified Overvoltage Shutdown voltage limit (V<sub>Pwr(ovsd</sub>)) the outputs will be disabled and the status line voltage will transition to a low logic state indicating a fault.

When the CEN voltage is at a low logic state, OUT1 and OUT2 will turn OFF. This provides an under voltage shutdown for  $V_{PWr}$  in the 0 to 4.5 V range. The active low under voltage must be externally provided to the CEN pin.

The MC33143 is designed to survive the loss of VPwr.

#### **Normal Operations**

The MC33143 is considered to be operating normal when the following conditions are met:

- 1) 5.5 V  $\leq$  Vpwr  $\leq$  26 V.
- 2)  $-40^{\circ}C \le TJ \le 150^{\circ}C$ .
- When load currents (I<sub>O</sub>) exceed the Output Open "ON" detection current (I<sub>O(on)</sub>) and occur within the Open Sense "ON" time (t<sub>os(on)</sub>) window.
- When load currents (I<sub>O</sub>) are less than the Output Limit Current (I<sub>O(Lim)</sub>) for durations in excess of the Short Sense time (t<sub>SS</sub>).
- So long as the output of the device is able to clamp negative voltages produced when switching inductive loads to the specified clamp voltage (VClamp).

#### **Fault Conditions**

Anytime the MC33143 is not operating normal it is said to be operating in a "faulted condition". Fault <u>conditions</u> will result in level changes of the status outputs (STAT1-2) and disable the affected faulted output.

#### **Output Over Current/Short to Ground Faults**

For an enabled input, the status line voltage will transition to a low logic level if the output current equals or exceeds the Output Limit current ( $I_{O(Lim)}$ ) for a period of time in excess of the Short Sense time ( $t_{SS}$ ). Only the affected output will turn off; independent of the corresponding input's condition. The device incorporates an internal short duration Refresh timer

( $t_{ref}$ ) to mask edge transients due to switching noise. The output will remain off for the short  $t_{ref}$  duration and then attempt to re-energize the shorted load. The internal protection circuitry continues to be active during this process. If the short is not removed; the circuitry will sequence and the output will remain off for a another  $t_{ref}$  time. This process will continue so long as the output remains shorted and the input remains in a logic high state. If the short is removed from the output, while the input is ON, the MC33143 will return to normal operation and the status line will go to a logic high state after the  $t_{ref}$  time-out. The status line will also go to a logic high state on the falling edge of the corresponding input.

#### Open Load/Short to VPwr Fault

This condition is commonly referred to as an "ON" open fault. For this fault to be present, the output current of the driver must be at or near zero. Since the MC33143 is a "high-side switch"; It is for this reason a Short to VPwr fault resembles an Open Load fault, in so far as the MC33143 is concerned. When this fault is present the status line voltage will transition to a low logic level so long as the output current does not exceed the specified Open ON detection current (IO(on)) for a duration in excess of the specified Open Sense ON time (tos(on)). If the open load or output short to VPwr condition is removed, and the corresponding input is at a logic high state, the status line voltage will go to a logic high state after the drain current has exceeded IO(on). The ON open fault detection circuit incorporates a voltage comparator which monitors the voltage difference from VPwr to OUT. When ever the VPwr to OUT voltage difference falls below 10 mV an ON Open fault is reported. A Short to VPwr external to any module the MC33143 is in will not be detected as an ON Open fault if the voltage difference from Vpwr to OUT is greater than 10 mV. VPwr line voltage drops directly impact this detection ability.

#### **Overvoltage Fault**

When this fault is present the status line voltage will transition to a logic low state when  $V_{PWr}$  exceeds the specified Overvoltage Shutdown threshold  $V_{PWr}$ (ovsd). This fault produces a "global" response on the part of the MC33143 by turning OFF both outputs independent of input conditions. The outputs will resume normal operation when  $V_{PWr}$  drops the specified Overvoltage Hysteresis  $V_{PWr}$ (hys) value.

#### **Over Temperature Fault**

When this fault is present the status line voltage transitions to a low logic level when the junction temperature of either output exceeds the specified Thermal Limit threshold ( $T_{Lim}$ ). Only the specific faulted output will shutdown independent of the input condition. The other output will continue to operate in a normal fashion unless it also becomes faulted. The thermally faulted output will resume normal operation when the junction temperature drops the specified Over Temperature Shutdown Hysteresis ( $T_{Lim}(hys)$ ) amount.

## MC33143





Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 🛞 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 or 602-303-5454

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 1 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



SUNSTAR 商斯达实业集团是集研发、生产、工程、销售、代理经销、技术咨询、信息服务等为一体的高科技企业,是专业高科技电子产品生产厂家,是具有10多年历史的专业电子元器件供应商,是中国最早和最大的仓储式连锁规模经营大型综合电子零部件代理分销商之一,是一家专业代理和分銷世界各大品牌IC芯片和電子元器件的连锁经营综合性国际公司,专业经营进口、国产名厂名牌电子元件,型号、种类齐全。在香港、北京、深圳、上海、西安、成都等全国主要电子市场设有直属分公司和产品展示展销窗口门市部专卖店及代理分销商,已在全国范围内建成强大统一的供货和代理分销网络。我们专业代理经销、开发生产电子元器件、集成电路、传感器、微波光电元器件、工控机/DOC/DOM 电子盘、专用电路、单片机开发、MCU/DSP/ARM/FPGA软件硬件、二极管、三极管、模块等,是您可靠的一站式现货配套供应商、方案提供商、部件功能模块开发配套商。商斯达实业公司拥有庞大的资料库,有数位毕业于著名高校——有中国电子工业摇篮之称的西安电子科技大学(西军电)并长期从事国防尖端科技研究的高级工程师为您精挑细选、量身订做各种高科技电子元器件,并解决各种技术问题。

更多产品请看本公司产品专用销售网站:

商斯达中国传感器科技信息网: http://www.sensor-ic.com/

商斯达工控安防网: <u>http://www.pc-ps.net/</u>

商斯达电子元器件网: <u>http://www.sunstare.com/</u>

商斯达微波光电产品网:HTTP://www.rfoe.net/

商斯达消费电子产品网://www.icasic.com/

商斯达实业科技产品网://www.sunstars.cn/

传感器销售热线:

地址: 深圳市福田区福华路福庆街鸿图大厦 1602 室

电话: 0755-83370250 83376489 83376549 83607652 83370251 82500323

传真: 0755-83376182 (0) 13902971329 MSN: <u>SUNS8888@hotmail.com</u>

邮编: 518033 E-mail:<u>szss20@163.com</u> QQ: 195847376

深圳赛格展销部: 深圳华强北路赛格电子市场 2583 号 电话: 0755-83665529 25059422 技术支持: 0755-83394033 13501568376

欢迎索取免费详细资料、设计指南和光盘;产品凡多,未能尽录,欢迎来电查询。 北京分公司:北京海淀区知春路132号中发电子大厦3097号

TEL: 010-81159046 82615020 13501189838 FAX: 010-62543996

- 上海分公司:上海市北京东路 668 号上海賽格电子市场 2B35 号
  - TEL: 021-28311762 56703037 13701955389 FAX: 021-56703037

西安分公司:西安高新开发区 20 所(中国电子科技集团导航技术研究所)

西安劳动南路 88 号电子商城二楼 D23 号

TEL: 029-81022619 13072977981 FAX:029-88789382